Partial binary tree network (PBTN): a new dynamic element matching (DEM) approach for digital analog converter (DAC)
Loading...
Date
2017-06
Authors
William Yeap Keat Seong
Journal Title
Journal ISSN
Volume Title
Publisher
Abstract
Digital-to-analog converters (DACs) are essential operations in numerous digital systems which demands high performance data converters. With shrinking supply voltage, budget constraints of test times, and rising bandwidth requirement causing DAC architectures highly relying on matched components to perform data conversions. However, matched components are nearly impossible to manufacture, there will always be mismatch errors which causes discrepancies between the desired value and designed value. A popular method to minimize component mismatch error is Dynamic Element Matching (DEM). This technique is a randomization technique to select one of the appropriate codes for each of the digital input value before entering the DAC block. Using this technique, the time averages of the equivalent components at each of the component positions are equal or nearly equal to reduce the effects of component mismatches in electronic circuits. The drawback of existing designs is that the design would suffer from excessive hardware complexity. A complicated encoding is usually necessary for conventional DEM encoders which will lead to a lot of switch transitions at the same time and it will cause glitches to the output signal. This paper reports the simulation results of 6-bit 1-MSB PBTN with DNL of 0.00001895 LSB, INL of 0.0001457 LSB, power consumption of 104.7mW; 6-bit 1- MSB PBTN with DNL of -0.00928 LSB, INL of 0.008669 LSB, power consumption of 103.8mW; 8-bit 1-MSB with DNL of -0.00028287 LSB, INL of 0.000252 LSB, power consumption of 115.4mW; and 8-bit 2-MSB with DNL of 0.001324 LSB, INL of 0.0007896 LSB, power consumption of 114.5mW.