Publication:
Implementation of fpga based encryption chip using vhd - data encryption standard (des) algorithm

datacite.subject.fosoecd::Engineering and technology::Electrical engineering, Electronic engineering, Information engineering
dc.contributor.authorLim, Mui Liang
dc.date.accessioned2024-06-10T09:39:18Z
dc.date.available2024-06-10T09:39:18Z
dc.date.issued2006-05-01
dc.description.abstractCryptography has a long and fascinating history. Traditional Encryption Algorithms are implemented in software base because of the complexities involved in the operations. The hardware based of encryption chip become realizable with Field Programmable Gate Arrays (FPGAs). There are many researchers used Data Encryption Standard (DES) Algorithm to implement in FPGAs. The purpose of this project is to implement FPGA Base Encryption Chip using DES algorithm. Throughout the project, the suitability of the implementation DES algorithm in FPGA will be investigated. The first stage of this project is to understand the algorithm flow of the DES. In second stage, the system is described using Very High Speed Integrated Circuits hardware description language (VHDL). In third stage, compilation and simulation for source code verification purpose is done to yield the correct output by using Altera Quartus II 5.0 software. Result shows that DES algorithm can be implementing in Altera UP2 Board. The final product of this project is a FPGA DES Encryption Chip that is capable to encrypt or decrypt 64-bit blocks with 64-bit key. It has a simple architecture, high accuracy, high applicability and high speed. The maximum possible frequency can be used for the system is 29.33 MHz and the total of logic element used is only 708LE.
dc.identifier.urihttps://erepo.usm.my/handle/123456789/19422
dc.language.isoen
dc.titleImplementation of fpga based encryption chip using vhd - data encryption standard (des) algorithm
dc.typeResource Types::text::report
dspace.entity.typePublication
oairecerif.author.affiliationUniversiti Sains Malaysia
Files